网站大量收购独家精品文档,联系QQ:2885784924

5支持系统Part3——F28x–GPIO+PLL+WD+LPM.ppt

  1. 1、本文档共33页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
5支持系统Part3——F28x–GPIOPLLWDLPM

Lab 3B Add start/stop control: use Lab 2 to start: GPIO-D1 and D6 are connected to two push-buttons. If they are pushed, the input level reads 0, if released 1. Use D1 to start the LED “Knight-rider” and D6 to halt it. If D1 is pushed again the sequence should continue again. To do so, you also need to add the instructions to initialise GPIO-D * 1 * * NOTE A: TI recommends that customers have the resonator/crystal vendor characterize the operation of their device with the DSP chip. The resonator/crystal vendor has the equipment and expertise to tune the tank circuit. The vendor can also advise the customer regarding the proper tank component values that will ensure start-up and stability over the entire operating range. The typical specifications for the external quartz crystal for a frequency of 30 MHz are listed below: ? Fundamental mode, parallel resonant ? CL (load capacitance) = 12 pF ? CL1 = CL2 = 24 pF ? Cshunt = 6 pF ? ESR range = 25 to 40 Ω F240的wotchdog 系统复位后,无论VCCP引脚接地还是5V,WD总是被使能,且对最快的输入信号WDCLK(假如为16384Hz,EVM板上为15625Hz)计数,约15.625mS后将会产生溢出,并复位系统。 SYSSR的HP0位为1时(即VCCP引脚接5V),可以通过程序禁止WD WDDIS=0 使能WD KICK_DOG WDDIS=1 禁止WD 当HP0为0(即VCCP引脚接地)时,WD始终有效,不受WDDIS位控制。KICK_DOG. 时间: 15.625mS~1S * * * * * * 3 - * 32-Bit-Digital Signal Controller TMS320F2812 Texas Instruments Incorporated European Customer Training Center University of Applied Sciences Zwickau (FH) Module 3: F28x –Digital I/O C281x Block Diagram 32x32 bit Multiplier Sectored Flash A(18-0) D(15-0) Program Bus Data Bus RAM Boot ROM 22 32-bit Auxiliary Registers 3 32 bit Timers Realtime JTAG CPU Register Bus R-M-W Atomic ALU PIE Interrupt Manager 32 32 32 Event Manager A Event Manager B 12-bit ADC Watchdog McBSP CAN2.0B SCI-A SCI-B SPI GPIO C28x GPIO Functional Block Diagram ? ? ? 1 0 MUX Control Bit 0 = I/O Function 1 = Primary Function Primary Peripheral Function I/O DAT Bit (R/W) In Out ? I/O DIR Bit 0 = Input 1 = Output GPxMUX GPxDIR GPxDAT GPxSET GPxCLEAR GPxTOGGLE QUALPRD reserved 7

文档评论(0)

a888118a + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档