BiasFlybackDesign-Champs-Tech.PDFVIP

  1. 1、本文档共8页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
BiasFlybackDesign-Champs-Tech.PDF

Bias Flyback Design There is a requirement in this digital DC-DC converter to supply auxiliary power. The dsPIC requires 3.3V and the gate drivers require 12V. The dsPIC device must have power supplied to it prior to start-up of the supply. The scheme to accomplish this is to utilize an analog converter, not only for start- up, but for continuous operation. This avoids possible glitches or uncontrolled operation events during abnormal operation or unanticipated transient conditions. The analog controller itself will require a boot strap supply once it has gone through soft-start. It has been empirically determined that the auxiliary power will range from 4-6.5W. In the power calculations for the analog bias supply we have assumed a worst case needed power of 7.4W. Pconv : 7.4 The analysis that follows is that of the flyback transformer design required to serve this bias power need. The input voltage range will be that of the DC-DC converter itself, namely 36-72 Vin. We perform our analysis at the minimum input voltage: Vin : 36 We establish the nominal operating frequency of the IC as 250 KHz: 3 1 −6 Fsw : 250⋅10 Tp : Tp 4 ×10 Fsw The dsPIC requires 3.3V and we interpose a linear regulator in advance of that so the headroom required at one output is ~4V. In our analysis we reflect all loads into [1] 12V output: Vout : 12.0 We will assume an overall efficiency of 80%: Eff : .80 With Output Current reflected into [1] 12V Output, we get: Pconv Iout : Iout 0.617 Vout The iteration process in flyback design begins with some choices/assumptions regarding primary magnetizing current and secondary to primary turn ratio. In this design we used: Np : .375 −6 Lm : 42⋅10 Bias Flyback

文档评论(0)

***** + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档