- 1、本文档共21页,可阅读全部内容。
- 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
DSP Instruction Set Architecture
1DSP Instruction Set
Architecture
Case Study: TMS320C6713
What is DSP?
A digital signal processor (DSP) is an integrated circuit designed
for high-speed data manipulations, for example, audio, video and
communications
2DSP of Analog Signals
Characteristics of DSP Applications
Computationally demanding (multiply,
multiply-accumulate …)
Stringent real-time requirement
“Streaming” data
High data bandwidth
Predictable program flow
3A Typical DSP System
DSP
Memory
A/D
Power Supply
C
om
m
un
ic
at
io
n
P
or
ts
Computational Architectures
4Modern DSPs
Texas Instruments
TMS320C6x DSP family
Freescale
MSC81xx multi-core DSP family
Analog Devices
SHARC, Blackfin
C67x DSP Roadmap
5C6713 DSK Overview
225 MHz TMS320C6713 floating point DSP
AIC23 stereo codec
8~92 KHz sample rates
Memory
16 MB dynamic RAM
512 KB nonvolatile FLASH memory
General purpose I/O
4 LEDS
4 DIP switches
USB interface to host PC
C6713 DSK Physical Layout
6Functional Block Diagram
C6713 DSP Features
Highest-Performance Floating-Point Digital Signal Processor (DSP)
Eight 32-Bit Instructions/Cycle
32/64-Bit Data Word
Advanced Very Long Instruction Word (VLIW) TMS320C67x DSP Core
Eight Independent Functional Units:
Two ALUs (Fixed-Point)
Four ALUs (Floating- and Fixed-Point)
Two Multipliers (Floating- and
Fixed-Point)
Load-Store Architecture With 32 32-Bit General-Purpose Registers
L1/L2 Memory Architecture
4K-Byte L1P Program Cache (Direct-Mapped)
4K-Byte L1D Data Cache (2-Way)
256K-Byte L2 Memory Total: 64K-Byte L2 Unified Cache/Mapped RAM, and 192K-Byte Additional
L2 Mapped RAM
Enhanced Direct-Memory-Access (EDMA) Controller (16 Independent Channels)
Two Multichannel Buffered Serial Ports:
Serial-Peripheral-Interface (SPI)
High-Speed TDM Interface
AC97 Interface
7C6713 Block Diagram
C6713 Data Path
D2
DS1S2
M1
D S1 S2
D1
D S1 S2
2X1X
L1 S1
S1 S2 DLSL SLD DL S2S1D
M2 S2
D DL SLS2 S1S1S2 D
Registers B0 - B15Registers A0 - A15
L2
S2SL D DL S1
2 Data Paths
8 Functional Units
Orthogonal/Independent
2 Floa
您可能关注的文档
- Customer training-Stamping Forming-cn.pdf
- Customer Value Slides - PDF.pdf
- Customer 切向流.pdf
- customer_agreement_cn.pdf
- Customer_Man(Part 1).doc
- Customer+presentation+1.pdf
- Dairy product consumption and the risk of prostate cancer.pdf
- Dart manipulation techniques.ppt
- datasheetSPF5043Z.pdf
- DavidDale_Benefits_Solid_State_in_Enterprise_Storage.pdf
文档评论(0)