如何提高fpga速度(国外英文资料).docVIP

  1. 1、本文档共14页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
如何提高fpga速度(国外英文资料)

如何提高fpga速度(国外英文资料) For designers, of course we want the frequency of the circuits we design (no special instructions here, and the operating frequency means the working frequency in the FPGA chip) as high as possible. We also often hear that using resources for speed, and using water to improve the frequency of work, this is indeed a very important method, today I would like to further analyze how to improve the frequency of the circuit. Lets first analyze what affects the frequency of the circuit. The operating frequency of our circuit is mainly related to the signal propagation delay between registers and registers and clock skew. Within the FPGA, if the clock goes long, the clock skew is small and basically ignored. Here, for simplicitys sake, we only consider the propagation delay factor of the signal. The propagation delay of the signal including switch delay, register wire delay, after a delay of combinational logic (this division may not be accurate, but it should be no problem for analysis, can) to improve the working frequency of the circuit, we should do in this three delay, make it as small as possible. Lets switch delay, the delay is determined by the physical characteristics of the device, we have no way to change, so we can only go through the change of line and reduce the method of combinational logic to improve the working frequency. 1. reduce the delay by changing the way the line is traveled. The Altera device as an example, we quartus inside the timing closure floorplan can see a lot of different departments and regions, we can been controlled by rows and column points, each block represents 1 LAB, each LAB has 8 or 10 LE. Their routing delay relationships are as follows: the same LAB (fastest) column or peer different rows and different columns. We add the appropriate constraint to the synthesizer (can not be greedy, generally with 5% margin is more appropriate, such as circuit in 100Mhz, and 105Mhz can be added to the constraint, the greedy ef

文档评论(0)

f8r9t5c + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

版权声明书
用户编号:8000054077000003

1亿VIP精品文档

相关文档