基于fpga的1553b总线接口技术研究及实现-信息获取与探测技术专业论文.docxVIP

基于fpga的1553b总线接口技术研究及实现-信息获取与探测技术专业论文.docx

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  4. 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  5. 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  6. 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  7. 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
基于fpga的1553b总线接口技术研究及实现-信息获取与探测技术专业论文

ABSTRACTABSTRACT ABSTRACT ABSTRACT MIL.STD.1 553B is a credible data bus谢m lli曲transmission reliability.It especially used in the key computer module which realizes the communication between the real.time sensor and the control unit.It iS widely ued in different military base system.With the demand of modem aviation electric,the importance of aviation communication iS continuously enhanced.Now MIL—STD-1 553B becomes the frst choice of aviation bus,and becomes more and more important.The key to the 1 553B bus system is to design 1 553B data bus interface chip.However most of the 1 553B protocol processor used in china are imported from foreign countries.In this view,developing 1 553B protocol processor has significative meaning for the construction of national defence and the development of national economy. This paper puts forward a method of designing the interface based on FPGA after studying the MIL·-STD··1 553B protocol and the design of foreign chip product.According to the detailed function of the interface chip,this paper uses the Top-Down design method to put forward the total design scheme of 1 553B bus interface.And then according to the function’S implementing divide the structure of the design.This paper primary introduces the design of BC/RT/MT terminal,and then gives the design,simulation and testing of important modules,finaly make sRre the universal interface by a select signal.This design uses hardware describe language VHDL to design,and synthesis by Xilinx’S synthesis tools and finaly realize it in FPGA chip xc2v2000. At last,the author use the hardware testing circuit to test the system of bus interface chip and choose ADSP2 1 1 6 1 as the primary CPU.The test contain the receiving and transmiting of the data by the cpu and the observe of the bus undee by the oscillogram.The result of validate indicates that the design in this paper is reasonable and right. Keywords:MIL-STD一1553B data bus,FPGA,VHDL,ADSP21161 II 独创性声明本人声明所呈交的学位论文是本人在导师指导下进行的研究工 独创

您可能关注的文档

文档评论(0)

131****9843 + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档