Lecture12-InverterDelay+Energy.pdfVIP

  1. 1、本文档共19页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
Lecture12-InverterDelayEnergy

EE141 1 EE141 EECS141 1 Lecture #12 EE141 EECS141 2 Lecture #12 ?? HW 4 Due Today. New HW today as well. ?? Final Lab next week ?? Project to be launched on Wednesday! Probably is wise to be in class that day. EE141 2 EE141 EECS141 3 Lecture #13 EE141 EECS141 4 Lecture #13 0 0.5 1 1.5 2 2.5 0 0.5 1 1.5 2 2.5 V in (V) V o ut (V ) Wider PMOS Wider NMOS Symmetrical EE141 3 EE141 EECS141 5 Lecture #13 0 0.5 1 1.5 2 2.5 0 0.5 1 1.5 2 2.5 V in (V) V o ut (V ) Fast PMOS Slow NMOS Fast NMOS Slow PMOS Nominal EE141 EECS141 6 Lecture #13 Not all transistors are alike Impacts parameters such as reliability and performance Define process corners: SS, FF, SF, FS EE141 4 EE141 EECS141 7 Lecture #13 7 EE141 EECS141 8 Lecture #13 ?? We modeled this with: C ?? Discharging a capacitor tp = ln (2) RC EE141 5 EE141 EECS141 9 Lecture #13 ??Real transistors aren’t exactly resistors ?? Look more like current sources in saturation ??Two questions: ?? Which region of IV curve determines delay? ?? How can that match up with the RC model? EE141 EECS141 10 Lecture #13 ?? With a step input: ID VDS VDD VDD /2 VGS = VDD VDD ? VDD/2 VVSAT ?? Transistor is in (velocity) saturation during entire transition from VDD to VDD/2 EE141 6 EE141 EECS141 11 Lecture #13 ?? In saturation, transistor basically acts like a current source: IDSAT C VOUT VOUT = VDD - (IDSAT/C)t VOUT t VDD VDD/2 tp tp = C(VDD/2)/IDSAT EE141 EECS141 12 Lecture #13 EE141 7 EE141 EECS141 13 Lecture #13 ?? Including output conductance: ?? For “small” λ: IDSAT C VOUT 1/(λIDSAT) EE141 EECS141 14 Lecture #13 ?? Transistor current not linear on VOUT – how is the RC model going to work? ?? Look at waveforms: ?? Voltage looks like a ramp for RC too EE141 8 EE141 EECS141 15 Lecture #13 ?? Match the delay of the RC model with the actual delay: ?? Often just: ?? Note that the book uses a different method and gets 0.75·VDD/

文档评论(0)

l215322 + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档