CypressPSoC4200系列ARMMCU评估方案选编.docx

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
CypressPSoC4200系列ARMMCU评估方案选编

Cypress PSoC 4200系列ARM MCU评估方案 Cypress公司的PSoC 4200系列是基于ARM? Cortex?-M0 MCU的混合信号可编程系统控制器,拥有速度更快的处理器,更高的ADC采样速度以及基于PLD的增强型通用数字模块(UDB).器件包括有可编程和可重新配置的模拟和数字区块,其32位MCU子系统工作频率高达48MHz,32kB闪存和4kB SRAM,工作电压1.71V 到5.5V,多达36个可编GPIO,适应更广泛的应用开发需求.本文介绍了PSoC 4200系列主要特性,框图,以及FM4-U120-9B560 FM4 MCU评估板主要特性和电路图. PSoC? 4 is a scalable and reconfigurable platform architecture for a family of mixed-signal programmable embedded systemcontrollers with an ARM? Cortex?-M0 CPU. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSoC 4200 product family, based on this platform, is a combination of a microcontroller with digital programmablelogic, high-performance analog-to-digital conversion, opamps with Comparator mode, and standard communication and timingperipherals. The PSoC 4200 products will be fully upward compatible with members of the PSoC 4 platform for new applications anddesign needs. The programmable analog and digital sub-systems allow flexibility and in-field tuning of the design. PSoC 4200系列主要特性: 32-bit MCU Sub-system ■ 48-MHz ARM Cortex-M0 CPU with single cycle multiply ■ Up to 32 kB of flash with Read Accelerator ■ Up to 4 kB of SRAM Programmable Analog ■ Twoopamps with reconfigurable high-drive external andhigh-bandwidth internal drive, Comparator modes, and ADCinput buffering capability ■ 12-bit, 1-Msps SAR ADC with differential and single-endedmodes; Channel Sequencer with signal averaging ■ Two current DACs (IDACs) for general-purpose or capacitivesensing applications on any pin ■ Two low-power comparators that operate in Deep Sleep mode Programmable Digital ■ Four programmable logic blocks called universal digital blocks,(UDBs), each with 8 Macrocells and data path ■ Cypress-provided peripheral component library, user-definedstate machines, and Verilog input Low Power 1.71-V to 5.5-V Operation ■ 20-nA Stop Mode with GPIO pin wakeup ■ Hibernate and Deep Sleep modes allow wakeup-time versuspower trade-offs Capaciti

文档评论(0)

jiayou10 + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

版权声明书
用户编号:8133070117000003

1亿VIP精品文档

相关文档