- 1、本文档共25页,可阅读全部内容。
- 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
Explicit Gate Delay Modl for Timing Evaluation ISPD明确的门延迟模型的时序评价ISPD
Explicit Gate Delay Model for Timing Evaluation Muzhou Shao : University of Texas at Austin D.F.Wong : U. of Illinois at Urbana- Champaign Huijing Cao : Motorola, Inc. Youxin Gao : Synopsys, Inc., Li-Pen Yuan : Synopsys, Inc., Li-Da Huang : University of Texas at Austin Seokjin Lee : University of Texas at Austin Thus we propose a new approach for the gate delay model. Our new approach has three following characteristics. The first one is our gate modeling work independent of its load. It makes it possible to pre-compute the gate model before the start of any timing analysis and synthesis, and then it is not needed to do the gate modeling again. And, the time-consuming calculation of the effective capacitance is totally unnecessary in the new model. This significantly speeds up the procedures of timing analysis, particularly in optimization loops. Based on the second characteristic, the gate model can be incorporated into the process of interconnect delay evaluation seamlessly. Since it is not necessary to decouple the gate with its interconnect analysis, we can do the timing analysis all the way from the gate input to the fan-out point and get the stage delay directly. the third characteristic certifies that this unified analysis keeps almost the same complexity as the original one since there are only several linear components being added into the timing analysis of interconnect. we construct the new gate model on a second-order circuit, which is shown in Figure. The reasons are: we notice that the foundations of these models are all built on a first-order $RC$ circuit and the inherent one-pole characteristic of this circuit makes it unable to fully fit with the non-linear output of a gate, particularly in the nowadays deep submicron technology. Thus, to compensate it, the driving source of model circuit has to be set to a time varying one, such as linear piecewise. The second gate model and last one are similar i
您可能关注的文档
- Definition of Bullying Edond Public Schools定义的欺凌爱德蒙公立学校.ppt
- DEFINITION OF LAW Law firms, drafts, and legal docuents定义法律师事务所,汇票,和法律文件.ppt
- Definition of Collaboration The Appreciative Inquiry Common合作的定义——肯定式探询的下议院.ppt
- Definition NCI定义源.ppt
- DEFINITION OF ANTISEMITISM I Tarleton State University我是塔尔顿州立大学的antisemitism定义.ppt
- DECLINE IN THE FOREST PRODUCTIVITY ELearning, E 在森林生产力下降——习,E.ppt
- Definition of Map Terms Thai Fling Club地图上的泰国飞行俱乐部的定义.ppt
- Definition of Team Yok University对团队的定义约克大学.ppt
- Definition Western Cape Governmen西开普政府的定义.ppt
- Definitions of vriables People Server at UNCW变量在uncw人服务器定义.doc
文档评论(0)