基于FPGA的数字频率计的设计说明书.docVIP

  • 7
  • 0
  • 约2.9万字
  • 约 43页
  • 2019-03-14 发布于安徽
  • 举报
word格式 整理版 PAGE 学习参考 word格式 整理版 学习参考 基于FPGA的数字频率计的设计 学生专业: 学生姓名: 指导教师: 摘要 数字频率计是近代电子技术领域的重要测量工具之一,同时也是其它许多领域广泛应用的测量仪器。它在规定的基准时间内把测量的脉冲数记录下来,换算成频率并以数字形式显示出来。在许多测量方案以及测量结果中都会涉及到频率测量的相关问题,频率精确测量的重要性显而易见。 本设计在了解频率计的基本原理的基础上,基于直接测频法的测试手段,即在一定闸门时间内测量被测信号的脉冲个数;设计频率计的测量范围为1Hz-99.99MHz。将设计分为六个模块,即顶层模块,分频模块,计数模块,单位选择模块,数码管位选模块,转换模块。 采用硬件描述语言Verilog HDL编写了各个模块的代码,并且利用Quartus II软件平台进行了功能的仿真,从而完成输入被测频率,通过选择不同档位,精确输出测量值,达到了预期目标。 关键词 数字频率计;直接测频法;Verilog HDL;Quartus II Abstract Digital frequency meter modern electronic technology is one of the important measurement tools and other areas widely used measuring instrument. It stipulated in the benchmark time to measure the number of pulses recording, the conversion into frequency and displayed in digital form. In many survey scheme and measurement results involve frequency measurements of related problems, the importance of accurate measurement of frequency is obvious. This design in understanding the basic principle of the frequency meter, on the basis of direct frequency measurement method based on the means testing, that is, in a certain gate time measurement of the measured signal pulse number; Design the frequency meter measuring range of 1 Hz-99.99 MHz. Will design is divided into six parts, a top-level module, points frequency modules, count module, the unit choose module, digital tube a chosen module, conversion module The hardware description language Verilog HDL write each module of the code, and make use of Quartus II software platform functions of the simulation. Then measured input frequency, by choosing different rank, precise output measured values, and reach the expected goal. Keywords Digital frequency plan;Direct frequency measurement method ;Verilog HDL;Quartus II 目录 TOC \o 1-3 \h \z \u HYPERLINK \l _Toc327468135 摘要 PAGEREF _Toc327468135 \h I HYPERLINK \l _Toc327468136 Abstract PAGEREF _Toc327468136 \h II

文档评论(0)

1亿VIP精品文档

相关文档