- 5
- 0
- 约3.14万字
- 约 13页
- 2019-06-14 发布于江苏
- 举报
FPGA
WP-01162-1.2
®
Model Optimize Compile Chip
Algorithm Implementation Integrate Design Placement
MATLAB/Simulink DSP Builder SOPC Builder/Qsys Quartus II
● Model System ● Optimize Algorithm ● System Integration ● HDL Synthesis
● Develop ● Logic Folding ● Embedded ● Fitting FPGA
Algorithm ● Floating and Processors ● Program File
Fixed Point ● Networking and Generation
● DSP Block HDL Interface IP
Output
■
■
■
■
© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS,
QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and
Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property
of their respective holders as described at /common/legal.html. Altera warrants performance of its
101 Innovation Drive semiconductor products to current specifications in accordance with Alteras standard warranty, but reserves the right to make
changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the
您可能关注的文档
最近下载
- 《自然教育》课件——自然记录.pptx VIP
- 2022年湖北省荆州市中考英语试题(含答案解析).docx VIP
- 《弟子规》与职业素养教育 课件全套 第1--8部分 总叙---余力学文.pptx
- 摩托车骑行安全培训课件.pptx VIP
- 国际压力性损伤-溃疡预防和治疗临床指南(2025年版)解读PPT课件.pptx VIP
- pcs-9651_080948技术和使用说明书.pdf VIP
- 医学课讲课技巧与方法.pptx VIP
- 《我的个性名片》综合实践课件(后附完整教学设计).pptx VIP
- 《电磁场与电磁波基础教程》读书笔记.pptx VIP
- 第5课 《认识情绪 管理情绪》课件 - 中职高教版心理健康与职业生涯.ppt
原创力文档

文档评论(0)