评估用数字图像处理系统设计和Kanade-Lucas算法研究.pdf

评估用数字图像处理系统设计和Kanade-Lucas算法研究.pdf

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
ABSTRACT The real-time digital image processing systems presented is based on DSP + FPGA +USB2.0 architecture. The USB 2.0 interface with FPGA can reliably supply various modes of image data from PC to the image-processing module with high speed. And main image processing module uses high-performance DSP (TMS320C6202B) and Xilinx Spartan-IIE FPGA to realize the real-time digital image process algorithm, in the same time uses large-scaled programmable logical array CPLD to control and glue logic. Various digital image process algorithms are realized and pipeline construction are discussed in the field programmable gate array chip using VHDL language, such as morph filtersmedian filter convolution filterimage segmentation plus rand order filter. The whole system is digital that superior than the analog video signal. It proved to be a reliable and effective for the request of system basically. Background affine model parameters estimation is a key problem in image registration between frames. This paper proposes to use extended Kanade-Lucas tracker and RANSAC algorithm to solve the background affine model parameters. Features belonged to background are detected using outlier voting frame. As solving an affine model only need three corresponding points, the algorithm can run in real time and generate reliable results. Keywords: USB2.0 DSP FPGA Image process Pipeline Kanade-Lucas Tracker Image Registration II 1 ,, USB2.0DSP+FPGA FPGA [2,3,4]

文档评论(0)

cxmckate + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档