Hardware Architecture of Polyphase Filter Banks Performing Embedded Resampling for SoftwareDefined Radio FrontEnds.pdfVIP
- 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
- 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
Hardware Architecture of Polyphase Filter Banks Performing Embedded Resampling for SoftwareDefined Radio FrontEnds.pdf
)esearchPapers
w[areArchitectureofPolyphaseFilterBanksPerformingEmbeddedResamplingforSoftware—DefinedRadioFront-Ends
imoodAwanYannickLeMoullec,PeterKoch,andFredHarris
ardwareArchitectureofPolyphase
:literBanksPerformingEmbedded
lesamplingforSoftware-Defined
皇adioFront—Ends
~hmoodAwan’,YannickLeMoullec13PeterKoch’,andFredHarris
.
IechnologyPlatformsSection,Dept.ofElectronicSystems,AalborgUniversity,Denmark;
bept.ofElectrical&ComputerEngineering,SanDiegoStateUniversity,CA,USA)
Abstract
Inthispaper,wedescriberesource—efficienthardwarearchitecturesforsoftware—definedradio(SDR)front—endsThesearchitecturesare
madeefficientbyusingapolyphasechannelizerthatperformsarbitrarysampleratechanges,frequencyselection andbandwidthcontro1.
,
Wediscussarea,time,andpoweroptimizationforfieldprogrammablegatearray(FPGA)basedarchitecturesinanM—pathpolyphase
filterbankwithmodifiedN —pathpolyphasefilterSuchsystemsallow resamplingbyarbitraryratioswhilesimultaneouslyperforming
basebandaliasingfrOm centerfrequenciesatNyquistzonesthatarenotmultiplesoftheoutputsamplerate A non—maximallydecimated
polyphasefliterbank,wherethenumberofdataloadsisnotequaltothenumberofM subfilters.processesM subfiltersinatimeperiod
thatiseitherlessthanorgreaterthantheM data—load’stimeperiod Wepresentaload—processarchitecture(LPA)andaruntime
architecture(RA)(basedonserialpolyphasestructure)whichhavedifferentscheduling.InLPA,Nsubfiltersareloaded,andthenM
subfiltersareprocessedataclockratethatisamultipleoftheinputdatarate.Thisisnecessarytomeettheoutputtimeconstraintof1he
down—sampleddata InRA M subfiltersprocessesareefficientlyscheduledwithinN data—loadtimewhilesimultaneouslyloadingN
subfiltersThisrequiresreducedclockratescomparedwithLPA,andpotentiallylesspowerisconsumed Apolyphasefliterbankthatuses
differentresamplingfactorsformaximallydecimated,under—decimated
您可能关注的文档
- 0.34THz无线通信收发前端.pdf
- 16通道GEM探测器前端读出ASIC的设计.pdf
- 1914年德国道路的特征与启示——德国处理政府—产业关系的历史经验.pdf
- 1930年代沪上文坛独特的新感觉——南洋华侨作家黑婴的乡愁书写.pdf
- 3种测定硫酸阿米卡星注射液含量及有关物质的方法比较.pdf
- 5个中华按蚊种群对溴氰菊酯的抗性及抗性选择反应.pdf
- 640×512红外焦平面探测器前端噪声分析及抑制技术.pdf
- A 150 mV-1.2 V Fully-Integrated DC-DC Converter for Thermal Energy Harvesting.pdf
- A Dynamic RF Front-End for Modern Radars.pdf
- A versatile 16-channel front-end integrated circuit for semiconductor radiation detectors.pdf
文档评论(0)