- 1、本文档共47页,可阅读全部内容。
- 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
charge trap NAND flash
Charge-Trap NAND Flash Memory
Souvik Mahapatra
E E Dept, IIT Bombay, India
C t ib ti S d C P Si h S G t K hitij A l kon r u ons: an ya , awan ng , uyog up a, s u uc ,
Piyush Dak, Sandeep Kasliwal, Udayan Ganguly, Dipankar Saha,
Gautam Mukhopadhyay, Juzer Vasi
1Support: Applied Materials, Intel Corporation, SRC/GRC
Outline
FG NAND Flash scaling challenges
SiN based charge trap flash – material dependence
P/E simulation of SiN Flash
Metal nanodot Flash
Scalability simulation of m-ND Flash
2
NAND Flash Background
BL DSL CG
CD 15nm e l
l
s
WL
FG 50nm
N
o
.
o
f
c
Figure: SamsungSL SSL
TO 9nm
L=35nm Memory state
?Electron transfer between substrate FG define memory
state (write erase)
?FG surrounded by TO CD acts as electron storage well
(non-volatility, need 10yrs), though leak out occurs over
time (retention loss)
3
?Repeated Write/Erase (10-100K needed) causes memory
wear out (cycling endurance)
NAND Flash Scaling
?More memory, faster access, reduced cost
?Guideline (ITRS roadmap): L=35nm (2009)
CG
CD 15nm ,
28nm (2010/11), 22nm (2013/14)…
SLC (1bit/ ll) MLC (2 3 bit / ll) f hi h
TO 9nm
FG 50nm
? ce , or s ce or g er
density, higher reliability issuesL=35nm
Scaling penalty:
(1) Loss of CG – FG coupling
(2) C ll t ll t lk
Solution: Discrete trap-
based charge storage
e o ce cross a
(3) Non-scaling of TO, FG and
CD thickness
CG
CD, 12nm
(4) Non-scaling of operating
voltage TO, 6nm
SiN, 6nm
4
(5) Higher reliability concern
Planer CTF
Devices test chip demonstrated (Samsung)
?Memory window
close down with W/E
cycling
?Data keeps leaking
out (worse than FG!)
?Loss of memory
ti
5
opera on
CTF reliability worse than FG, no product yet
Retention Issue
Lateral or Vertical charge migration
Trap depth of SiN is key to control charge migration
6
Solution – to cut SiN above STI (Samsung, 2007)
NAND 3D Memory
3D CTF proposed as a way to move forward below
20nm node: BiCs (Toshiba), TCAT (Samsung)
7
Motivation
CT
您可能关注的文档
- BLT模式在基础设施项目中的应用_基于与BT模式的对比_程杰_张昊_王赟_邱杰.pdf
- BlueDict使用说明第3版.pdf
- BMC Bioinformatics BioMed Central.pdf
- BOBBI BROWN秋冬彩妆双主题.pdf
- Body language in greeting.pdf
- Book 7 unit 2 学案完整版.doc
- Boolean similarity measures for resource discovery.pdf
- Boosting Image Classification with LDA-based Feature Combination for Digital Photograph Man.pdf
- Book 7 unit 2 语言点讲解和练习.doc
- Book_4_U2_Project_1.ppt
- 市科技局副局长在理论学习中心组学习2025年全国两会精神研讨发言材料.docx
- 在深入贯彻中央八项规定精神学习教育读书班开班式上的讲话1.docx
- 关于开展深入贯彻中央八项规定精神学习教育的工作方案.docx
- 市国资委党委书记学习2025年全国两会精神专题研讨发言材料.docx
- 在2025年作风建设专题“读书班”上的研讨发言材料(八项规定).docx
- 在县政府全体会议暨廉政工作会议上的讲话4.docx
- 关于我市农村电商发展情况的调研报告.docx
- 在某某区安全生产重点工作安排部署会上的讲话.docx
- 市发改局党组书记在理论学习中心组会上学习2025年全国两会精神的研讨发言材料1.docx
- 商务局委员会(商务局)基层党组织“分类指导、争先进位”工作方案.docx
文档评论(0)