网站大量收购独家精品文档,联系QQ:2885784924

charge trap NAND flash.pdf

  1. 1、本文档共47页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
charge trap NAND flash

Charge-Trap NAND Flash Memory Souvik Mahapatra E E Dept, IIT Bombay, India C t ib ti S d C P Si h S G t K hitij A l kon r u ons: an ya , awan ng , uyog up a, s u uc , Piyush Dak, Sandeep Kasliwal, Udayan Ganguly, Dipankar Saha, Gautam Mukhopadhyay, Juzer Vasi 1Support: Applied Materials, Intel Corporation, SRC/GRC Outline FG NAND Flash scaling challenges SiN based charge trap flash – material dependence P/E simulation of SiN Flash Metal nanodot Flash Scalability simulation of m-ND Flash 2 NAND Flash Background BL DSL CG CD 15nm e l l s WL FG 50nm N o . o f c Figure: SamsungSL SSL TO 9nm L=35nm Memory state ?Electron transfer between substrate FG define memory state (write erase) ?FG surrounded by TO CD acts as electron storage well (non-volatility, need 10yrs), though leak out occurs over time (retention loss) 3 ?Repeated Write/Erase (10-100K needed) causes memory wear out (cycling endurance) NAND Flash Scaling ?More memory, faster access, reduced cost ?Guideline (ITRS roadmap): L=35nm (2009) CG CD 15nm , 28nm (2010/11), 22nm (2013/14)… SLC (1bit/ ll) MLC (2 3 bit / ll) f hi h TO 9nm FG 50nm ? ce , or s ce or g er density, higher reliability issuesL=35nm Scaling penalty: (1) Loss of CG – FG coupling (2) C ll t ll t lk Solution: Discrete trap- based charge storage e o ce cross a (3) Non-scaling of TO, FG and CD thickness CG CD, 12nm (4) Non-scaling of operating voltage TO, 6nm SiN, 6nm 4 (5) Higher reliability concern Planer CTF Devices test chip demonstrated (Samsung) ?Memory window close down with W/E cycling ?Data keeps leaking out (worse than FG!) ?Loss of memory ti 5 opera on CTF reliability worse than FG, no product yet Retention Issue Lateral or Vertical charge migration Trap depth of SiN is key to control charge migration 6 Solution – to cut SiN above STI (Samsung, 2007) NAND 3D Memory 3D CTF proposed as a way to move forward below 20nm node: BiCs (Toshiba), TCAT (Samsung) 7 Motivation CT

文档评论(0)

l215322 + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档