TLC1549CP外文资料翻译.docVIP

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  4. 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  5. 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  6. 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  7. 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
外文资料原文 TLC1549CP .10-Bit-Resolution A/D Converter .Inherent Sample and Hold . On-Chip System Clock .CMOS Technology . Total Unadjusted Error…士1 LSB Max .Terminal Compatible With TLC549 andTLV1549 Description TheTLC1549C, TLC15491, and TLC1549Mare10-bit,switched-capacitor,Success- sive-approximation analog-to-digital converters These devices have two digital inputs and a3-state output [chip select (), input-output clock (I/O CLOCK), and data output (DATA OUT)] that provide a three-wire interface to the serial port of a host processor. The sample-and-hold function is automatic. The converter incorporated in these devices features differential high impedance reference inputs that facilitate ratio metric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range. The TLC1549C is characterized for operation from 0℃ to 70℃. The TLC1549 is characterized for operation from 140℃ to 85℃. The TLC1549M is characterized for operation over the full military temperature range155℃to 125℃ Detailed description: With chip select () inactive (high), I/O CLOCK is initially disabled and DATA OUT is in the high-impedance state. When the serial interface takes active (low), the conversion sequence begins with the enabling of I/O CLOCK and the removal of DATA OUT from the high impedance state. The serial interface then provides the I/O CLOCK sequence to I/O CLOCK and receives the previous conversion result from DATA OUT.I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host serial interface. The first ten I/O clocks provide the control timing for sampling the analog input. There are six basic serial interface timing modes that can be used with the TLC1549. These modes are determined by the speed of I/O CLOCK and the operation of as shown in Table 1 .These modes are (1)a fast mode with a 10-clock transfer and inactive (high)

您可能关注的文档

文档评论(0)

嫣雨流纱 + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档