- 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
- 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
                        查看更多
                        
                    
                Lectue 4 The VHDL N-bit adder
                    CWRU EECS 317 LECTURE 4: The VHDL N-bit Adder Review: N-Bit Ripple-Carry Adder  Hierarchical design: 2-bit adder LIBRARY IEEE; USE IEEE.std_logic_1164.ALL;  ENTITY adder_bits_2 IS  	PORT (Cin:		IN     std_logic;	     a0, b0, a1, b1:	IN     std_logic;	     S0, S1:		OUT std_logic;	     Cout:		OUT std_logic ); END; Hierarchical design: Component Instance ARCHITECTURE ripple_2_arch OF adder_bits_2 IS 	COMPONENT full_adder	PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic); 	END COMPONENT; 	SIGNAL t1: std_logic;  BEGINFA1: full_adder PORT MAP (Cin, a0, b0, S0, t1);  	FA2: full_adder PORT MAP (t1, a1, b1, s1, Cout);  END; Positional versus Named Association FA1: full_adder PORT MAP (Cin, a0, b0, S0, t1);  Component by Named Association ARCHITECTURE ripple_2_arch OF adder_bits_2 IS 	COMPONENT full_adder	PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic); 	END COMPONENT; 	SIGNAL t1: std_logic; -- Temporary carry signal BEGIN 	-- Named associationFA1: full_adder PORT  		MAP (Cin=x, a0=y, b0=z, S0=Sum, t1=Carry);-- Positional associationFA2: full_adder PORT MAP (t1, a1, b1, s1, Cout); END; Using vectors: std_logic_vector ENTITY adder_bits_2 IS PORT (Cin:		IN     std_logic;	     a0, b0, a1, b1:	IN     std_logic;		     S0, S1:		OUT std_logic;	     Cout:		OUT std_logic );  END; 2-bit Ripple adder using std_logic_vector ARCHITECTURE ripple_2_arch OF adder_bits_2 IS 	COMPONENT full_adder	PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic); 	END COMPONENT; 	SIGNAL t1: std_logic; -- Temporary carry signal BEGIN 	FA1: full_adder PORT MAP (Cin, a(0), b(0), S(0), t1);FA2: full_adder PORT MAP (t1, a(1), b(1), s(1), Cout); END; 4-bit Ripple adder using std_logic_vector ARCHITECTURE ripple_4_arch OF adder_bits_4 IS 	COMPONENT full_adder	PORT (x, y, z: IN std_logic; Sum, Carry: OUT std_logic); 	END COMPONENT; 	SIGNAL t: std_logic_vector(3 downto 1); BEGIN 	FA1: full_adder PORT MAP (Cin, a(0), b(0), S(0), t(1));FA2: full_adder PORT MAP (t(1), a(1), b(1), S(
                您可能关注的文档
- cubas单词 下.doc
- CADCA 培训教材.ppt
- Cxsoeg内湖国民中学九十四学年度第二学期七年级英语学习领.doc
- Cultual Reflections on Proverbs.ppt
- cnki210-09-09.ppt
- Core etwork Design V100R005 WIMAX Bandwidth Calculation Training Material.ppt
- CMCC raining SZ_revised_final-part2.ppt
- C语言 组有答案.doc
- C程序设计7章.ppt
- C语言 0-Functions - Advanced Concepts.ppt
 原创力文档
原创力文档 
                        

文档评论(0)