- 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
- 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
ESD Protection Solutions for High Voltage Technologies
ESD Protection Solutions for High Voltage Technologies
Bart Keppens (1), Markus P.J. Mergens (1), Cong Son Trinh (2),
Christian C. Russ (3), Benjamin Van Camp (1), Koen G. Verhaege (1)
(1) Sarnoff Europe, Brugse Baan 188A, B-8470 Gistel, Belgium,
phone: +32-59-275-915; fax: +32-59-275-916; e-mail: bkeppens@
(2) Sarnoff Corporation, 201 Washington Road, Princeton, NJ-08543, USA
(3) formerly Sarnoff Corp, now Infineon Technologies AG,
Balanstrasse 73, D-81541 Munich, Germany
Abstract - There is a trend to revive mature technologies while including high voltage options. ESD protection in
those technologies is challenging due to narrow ESD design windows, NMOS degradation issues and the creation
of unexpectedly weak parasitic devices. Different case studies are presented for ESD protection based on latch-up
immune SCR devices.
I. Introduction
Many companies extend mature, less expensive CMOS
technologies (0.35um and above) with new options and
features such as high voltage (HV) or bipolar modules
for instance for specific automotive or consumer
electronics products. The strategy of technology
upgrading offers significant economical advantages in
this competitive market segment. For HV technology
upgrades, HV MOS transistors are equipped with thick
gate oxides and lowly doped drain/source implants to
increase the voltage tolerance of the devices. This
allows driving the maximum operating voltages to the
limits of the process technology. ESD protection
elements used in the HV domains need to be able to
withstand these high voltages. However, the implant
envelopes applied for HV compatibility dramatically
degrade the high current behavior of conventional
protection elements, such as ggNMOS transistors. In
addition, other issues as for example weak parasitic
current paths and high latch-up susceptibility are
commonly observed.
First, the paper reviews serious key issues commonly
encountered for standard HV ESD transistors. The
focus of
您可能关注的文档
- Digital Line Protection.pdf
- Diodes for TVS and ESD Protection.pdf
- Discrimination mode processing for emi and gpr sensors for hand-held land mine detection.pdf
- Distance_Protection_Application.pdf
- Divalent metal transporter 1 upregulation is involved in the 6-hydroxydopamine induced ferr.pdf
- Distributed Video Streaming Using Multiple Description Coding and Unequal Error Protection.pdf
- dm6467开发平台搭建方法.pdf
- Draw a cake to satisfy hunger.ppt
- DSP Instruction Set Architecture.pdf
- DSC and TGA analysis.pdf
- ESD_EFT_Surge 你了解多少?.pdf
- ESI快报-201406-201606(总第32期).pdf
- ethylene terephthalate).pdf
- ETL 1110-2-311 Fire Protection--Hydroelectric Power Plants.pdf
- Evaluation Methodology for proliferation resistance and physial protection of generation IV nuclear.pdf
- ETS最新真题150完整VerbalSection混编版.pdf
- Evaluation of phosphate fertilizers for ameliorating acid mine waste.pdf
- Everybody Jump.ppt
- Evidence for a Gradual Decline in the Universal Rest-Frame UV Luminosity Density for z 1.pdf
- Evidence for an asymptotic giant branch star in the progenitor system of a type Ia supernov.pdf
文档评论(0)