- 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
- 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
MCS-51单片机P0端口的结构及工作原理(国外英文资料)
MCS-51单片机P0端口的结构及工作原理
MCS-51 microcontroller P0 port structure and working principle time: 2009-03-11 18:04 source: unknown author: Niu Niu Click: 1409 times
P0 port a structure of the 8 images shown below: 1 the above shows, P0 port by the latch, and the input buffer switch, a NAND gate, a gate drive circuit and fet. Then, to the right of the picture, the icon labeled P0.X, that is to say, the P0.X pin can be any one of P0.0 to P0.7, that is, 8 at the P0 port
P0 port 8 bit diagram of a structure, see the following figure:
Seen from the figure, P0 port by the latch, and the input buffer switch, a NAND gate, a gate drive circuit and fet. Then, to the right of the picture, the icon labeled P0.X, that is to say, the P0.X pin can be any one of P0.0 to P0.7, i.e., there are 8 circuits in the P0 port that are the same as the figure above.
Now lets introduce each of the units that make up the P0 port:
Look at the input buffer: P0 in the mouth, there are three state buffer two, in digital circuits, we already knew that three state gate has three states, namely in the output can be high level and low level, and there is a high impedance state (or state) everybody, see chart, the top one is read buffer latch, that is to say, to read the D latch output terminal of the Q data, it is the three state of the buffer read latch control terminal (the label read latch end) effective. The following is a buffer read pin, to read the data on the P0.X pin, the control end of the three state buffers will make the label read pin data transmission will be effective on the pins to our internal data bus on the microcontroller.
The D latch: a latch, usually with a sequential circuit, we know that the timing unit circuit in digital circuits, a trigger can save a number of binary (i.e. maintain function), are used to form a D trigger latch at 32 I/O 51 microcontroller port lines. We all like the D latch in the figure, the D side is the data input, and the CP is the control end (that is, the timi
原创力文档


文档评论(0)