e1t1成帧器的设计与实现 word格式.docxVIP

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  4. 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  5. 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  6. 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  7. 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
e1t1成帧器的设计与实现 word格式

AbstractThe emergence and continuous development of the Internet have brought great change in modern communications. This access network technology T1 and E1 was initially used to handle voice communications. So far, it has been able to carry multiple voice, video, data channels, and it has been widely used in the access network data services. Line interface and framer chip is one of the key technologies about T1, E1 access technology. With the rapid development of the communications business and wide application of T1, E1 access technology, the line interface and framer chip applications also will be more extensive. So researching the line interface and framer chip, enhancing its integrated rate of the number and accelerating the speed of frame synchronization is practical and has a bright market prospect.This paper first studies the principle of E1/T1 line interface and framer chip. And then it gives an outline of communications protocol ITU-T G.704 and ITU-T G.706. Some key technology is researched, such as synchronization of all kinds of frames, realizing methods of various alarms, extraction methods of signaling information. On this basis, the framer compatible to the communications protocol ITU-T G.704 and ITU-T G.706 is designed in this paper. And the fast-framingmethod in T1 framer is studied in detail,then a new T1 framer architecture isdesigned ,which has the search state machine, state memory, read and write address generator. Using less memory, it reduces the device area, and speeds up the T1 frame synchronization. The entire circuit is achieved in the Verilog hardware description language. The function simulation and FPGA verification for the design have been done. The result shows that the design can operate correctly, which is able to quickly extract the header of frame, achieve frame synchronization, and realize the other additional functions correctly. Then, utilizing the SMIC 0.13μm CMOS technology library and the Synopsys Design Compiler,

您可能关注的文档

文档评论(0)

peili2018 + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档