- 1、本文档共16页,可阅读全部内容。
- 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
Hardware Design of High Speed Switch Fabric IC知识讲稿.ppt
Hardware Design of High Speed Switch Fabric IC
Features
2.56~3.2Gbps I/O:
--CML IO driver
--Embedded SERDES
--Integrated CDR
DeSerializer
DeSerializer
Converts the CML differential input to single bit input data through input CML buffer
Converts the single bit input data at 2.56~3.2Gbps rate into 16/20 bit data bus at 160MHz clock rate
Input reference clock 160MHz
RX CML(clock multiplying unit) produces 1.28-1.6GHz clock for data recovery from external 160MHz clock
DeSerializer
Input reference clock 160MHz
CDR(Clock Data Recovery) block produces 1.28-1.6GHz clock for data recovery from external 160MHz clock and input data
Front End receiver use recovered clock to sample and de-multiplexing single input data to 4 bit data bus at 640MHz clock
Use 4 to 16/20 DEMUX to produce 16/20 bit data bus at 160MHz
DeSerializer
Comma detector to detect comma word to align data byte boundary
Use 8/10bit decoder to decode start of packet(SOP), destination port and data
8x8 TDM switch
8x8 TDM switch
Performs the first stage load balanced traffic redistribution after the input FIFO queue
Input to first stage switch is consecutive 64 byte packet at each input port
Outputs of first stage switch include data, data valid, destination port, and sequence ID
8x8 TDM switch
Performs the second stage Birkhoff-von-Neumann switch after the resequence and output buffer queue
Input to second stage switch is distributive data from resequence and output buffer queue
Outputs of second stage switch include data, start of packet, and destination port
8x8 TDM switch
Operates at 160MHz clock with clock period 6.2ns
For 2.56Gbps(64 bytes/packet)= 5Mpackets/s
200ns/packet operation time(time slot)=32 cycles for 160MHz
Serializer
Performs 16/20b encoding function
Parallel to serial conversion convert 20/16 bit data bus at 160MHz to single bit output at 2.56~3.2Gbps
Differential CML output
PLL
TXPLL to generate 160MHz clock for digital core
TXPLL to generate reference 160MHz clock for synthesizi
您可能关注的文档
- FIGO_2009_妇癌新分期解读讲义教材.ppt
- FIGO_2009_妇癌新分期解读讲解材料.ppt
- FINISHED FILES ARE THE RESULT OF YEARS OF SCIENTIF知识讲稿.ppt
- FitSoft葆光软体公司简介教学讲义.ppt
- Five搜索引擎及国际联机检索教学讲义.ppt
- FI催化剂的研究知识讲稿.ppt
- Flash快速入门教学讲义.ppt
- Flash的基础知识和基本操作知识讲稿.ppt
- FLASH辅助工具软件培训教材.ppt
- for90 第10章讲义教材.ppt
- 广东省广州市增城区2023-2024学年九年级上学期期末道德与法治试题(答案).doc
- 广东省广州市2021-2022学年九年级上学期期末模拟历史试题(含答案).docx
- 广东省广州市天河区暨南大学附属实验学校2022-2023学年九年级上学期期末历史试题.doc
- 广州市南沙区2023—2024学年第一学期九年级历史期末教学质量监测模拟试卷.doc
- 广东省广州市天河区暨南大学附属实验学校2022-2023学年九年级上学期期末历史试题(答案).doc
- 在全市县区委书记第五次工作座谈会上的讲话.docx
- 3篇中央政法工作会议发言材料汇编.docx
- 5篇贵州省庆祝第二十个中国记者节座谈会经验交流发言材料汇编.docx
- 在全市人大工作座谈会上的讲话.docx
- 在全市人大系统改革创新工作交流会上的讲话.docx
文档评论(0)