DRunBSiliconElectronicsAndreiNomerotskiFermila.pptVIP

DRunBSiliconElectronicsAndreiNomerotskiFermila.ppt

  1. 1、本文档共30页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  5. 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  6. 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  7. 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  8. 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
DRunBSiliconElectronicsAndreiNomerotskiFermila

D0 Run 2B Silicon Electronics Andrei Nomerotski, Fermilab December 3rd 2001, Technical Design Review Goals SVX4 chip Overview of Run 2B readout Analog flex cable Hybrids Interfacing to Run 2A readout Performance issues Summary Goals Robust system based on new SVX4 chip Run 2A readout Minimize time, effort and cost Minimum RD Recycle Run 2A readout as much as possible Conservative, low risk solutions Simple production, testing and commissioning Use Run2A commissioning experience SVX4 Chip New chip : SVX4 Designed by Fermilab/LBL/Padua 0.25 mm technology, intrinsically radiation hard Based on SVX3, compatible with SVX2 Several new schematics solutions D0 will use differential readout Use the same pad ring as CDF D0 DAQ can operate with SVX3 chips D0 DAQ was designed for SVX2 Some remapping of control signals is required Tested in Nov 2000, one SVX3 chip was read out with D0 Sequencer SVX4 Chip SVX4 Chip Test chip submitted to MOSIS in June 2001, back in August 16 channels LBL design preamp + pipeline 48 channels FNAL design preamp + pipeline Common bias preamp + pipeline as in SVX3 12 different input transistor sizes used to optimize noise Results: Optimum preamp ENC = 450e + 43.0e/pF Pipeline works Excellent radiation hardness Full chip layout and simulation in progress Submission of prototypes Dec 21st 2001 Two versions for prototyping Conservative On-chip bypassing of analog voltage Chips available for tests in March 2002 Joint test effort of CDF D0 at LBL and Fermilab Important to test prototypes as extensively as possible Second prototype submission will get the chip on the critical path! Production run planned in July 2002 Silicon Detector Layout Layers 1 - 5 Readout Layer 0 Readout Cable Count Changes of Run 2A Readout Signal level translation 5 V – 2.5 V Tight spec on 2.5 V (2.25 – 2.75 V) = Voltage regulation Mapping between SVX4 and SVX2 Differential / Single-E

文档评论(0)

118books + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档