- 1、本文档共48页,可阅读全部内容。
- 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
- 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 5、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 6、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 7、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 8、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
compiler-friendly
Code Optimization IISeptember 27, 2006 Topics Machine Dependent Optimizations Understanding Processor Operations Branches and Branch Prediction Getting High Performance Don’t Do Anything Stupid Watch out for hidden algorithmic inefficiencies Write compiler-friendly code Help compiler past optimization blockers: function calls memory refs. Tune Code For Machine Exploit instruction-level parallelism Avoid unpredictable branches Make code cache friendly Covered later in course Modern CPU Design CPU Capabilities of Pentium IV Multiple Instructions Can Execute in Parallel 1 load, with address computation 1 store, with address computation 2 simple integer (one may be branch) 1 complex integer (multiply/divide) 1 FP/SSE3 unit 1 FP move (does all conversions) Some Instructions Take 1 Cycle, but Can be Pipelined Instruction Latency Cycles/Issue Load / Store 5 1 Integer Multiply 10 1 Integer/Long Divide 36/106 36/106 Single/Double FP Multiply 7 2 Single/Double FP Add 5 2 Single/Double FP Divide 32/46 32/46 Instruction Control Grabs Instruction Bytes From Memory Based on current PC + predicted targets for predicted branches Hardware dynamically guesses whether branches taken/not taken and (possibly) branch target Translates Instructions Into Operations (for CISC style CPUs) Primitive steps required to perform instruction Typical instruction requires 1–3 operations Converts Register References Into Tags Abstract identifier linking destination of one operation with sources of later operations Translating into Operations Goal: Each Operation Utilizes Single Functional Unit Requires: Load, Integer arithmetic, Store Exact form and format of operations is trade secret Operations: split up instruction into simpler pieces Devise temporary names to describe how result of one operation gets used by other operations Traditional View of Instruction Execution Imperative View Registers are fixed storage locations Individual instructions read write them Instructions must be exe
您可能关注的文档
- ChinaNetCloud_AWS_User_Group_Event_20130318.2.ppt
- Charge ordering in quarter-filled ladder systems coupled to the lattice.pdf
- ChinaNetCloud_SMIA_Event_20121107.3.ppt
- China_Automotive_Outlook_Report_2011.pdf
- China’s Economic Growth 1978–2025 What We Know Today About China’s Economic Growth Tomorrow.pdf
- Chinese lawyer.ppt
- Chinese-Medical-Translation-Guide.pdf
- chipsbank customer presentation.pdf
- chpt 08 Group Protect.ppt
- ChristopherHertel_Windows_Interoperability.pdf
- 2024年风电铸件投资申请报告代可行性研究报告.docx
- 激光切割机生产线项目实施方案(参考模板).docx
- 2024年食品冷冻机械投资申请报告代可行性研究报告.docx
- 2024年高纯低羟基石英玻璃投资申请报告代可行性研究报告.docx
- 2024年颜料红系列项目项目投资筹措计划书代可行性研究报告.docx
- 2024年民办教育项目项目投资筹措计划书代可行性研究报告.docx
- 激光切割机生产线项目商业计划书(模板).docx
- 2024年康养企业项目项目投资申请报告代可行性研究报告.docx
- 2024年旅游项目项目投资申请报告代可行性研究报告.docx
- 2024年ICU设备墙项目项目投资申请报告代可行性研究报告.docx
文档评论(0)