arm课堂笔记(国外英文资料).doc

  1. 1、本文档共27页,可阅读全部内容。
  2. 2、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
  3. 3、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  4. 4、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
查看更多
arm课堂笔记(国外英文资料)

arm课堂笔记(国外英文资料) Register: storage unit that temporarily stores the results of alu R0 ~ r7 a set of 8 kinds of model utility a group of eight The r8 ~ r12 2 group of fiq private groups, the remaining 7 models share a set of 5 * 2 The R13 7 groups usr and system share one group, each of which is privately owned by a group of 7 The R14 group usr and system share one group, each of which is privately owned by a group of 7 R15 1 set of 8 kinds of model utility group 1 CPSR 1 set of 8 kinds of model utility group 1 The SPSR 6 group except system and usr, each of which has a private set of 6 How many registers are in the cortex-a core: 40 registers Questions about access to the register of the same name: Currently in usr mode Mov r0, sp (usr) Switching mode to fiq Mov r0, sp (fiq) Switching mode to the irq Mov r0, sp (irq) Switching mode to abort Mov r0, sp (abort) To undef switching mode Mov r0, sp (undef) Exception handling: PC - lr_mode PC - exception vector CPSR - spsr_mode CPSR -t = 0; J = 0, enter ARM state I, F if you need to be able to forbid it MODE [4:0] = MODE Four big steps for exception handling Now, when irq interrupts, PC - lr_irq PC = 0 x18 CPSR - spsr_irq CPSR -t = 0, J = 0; I, F Mode [Wednesday] = 10010 The suffix name of the ARm processor T: thumb instruction set support D: the debugging capability of mount debug M: 64 bit long multiplication I: embedded ICE is used to debug the CPU S: the abbreviation of TDMI E: supports DSP instructions J: Java bytecode support F: hardware floating point support 0 x8000 mov 0 x8004 sub 0 x8008 add 0 x800c and The relationship between the oc and the Fetch The Fetch = * PC First cycle: PC = 0 x8000 F: mov D: x E: x Second period: PC = 0 x8004 F: sub D: mov E: x Third cycle: PC = 0 x8008 F: add 0x8008 D: sub E: mov 0x8000 Fourth period: PC = 0 x800c F: and 0x800c D: the add E: sub 0x8004 An example of the LDR assembly line M W is the subunit of E Branch line example First cycle: PC = 0 x8008 F: ORR D: sub E: bl 0 x

文档评论(0)

f8r9t5c + 关注
实名认证
内容提供者

该用户很懒,什么也没介绍

版权声明书
用户编号:8000054077000003

1亿VIP精品文档

相关文档