锁相技术译文翻译数字混合PLL频率合成器的开关特性分析.docVIP

锁相技术译文翻译数字混合PLL频率合成器的开关特性分析.doc

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  4. 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  5. 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  6. 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  7. 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
锁相技术译文翻译数字混合PLL频率合成器的开关特性分析

锁相技术译文翻译 英文原名: Analysis of Switching Characteristics of the Digital Hybrid PLL Frequency Synthesizer 译文:数字混合PLL频率合成器的开关特性分析 年纪专业:____________________ 姓名:_____________ 学号:_______________ 年 月 日 英文 中文 Analysis of Switching Characteristics of the Digital Hybrid PLL Frequency Synthesizer Heung-Gyoon Ryu, Member, IEEE, and Hyun-Seok Lee Abstract—In this paper, we address the switching characteristics of the digital hybrid phase-locked loop (DH-PLL) frequency synthesizer. We analyze the effects of the division ratio for frequency synthesis and the component errors of a DH-PLL circuit on the switching performance. Gain variation, offset error generated in a digital-to-analog converter, and frequency drift error of voltage-controlled oscillation due to temperature and aging are considered as the errors of the circuit components. From the simulation results, the conventional charge-pump PLL system has much different switching time for the change spacing of the frequency synthesis. On the contrary, the variation of the switching time is not so great in the DH-PLL system when the error magnitude does not exceed the ?4 least significant bit error. To guarantee the required minimum switching speed, it is important that the tolerable error range be determined. Index Terms—Device error and switching, digital hybrid phase-locked loop (DH-PLL), frequency synthesizer. I. INTRODUCTION HIGH-SPEED switching is one of the most important characteristics in frequency synthesizers. In 1999, Abou El-Ela proposed a method in which an additional input to a voltage control oscillator (VCO) is required to get higher switching speed in a phase-locked loop (PLL) frequency synthesizer [1]. This is a structure to provide VCO with an additional input of the sawtooth wave using a digital-to-analog (D/A) converter. Whenever frequency is synthesized, the waveform generator with the most optimum slope and duration is required. Therefore, the complicated design and the e

文档评论(0)

yaobanwd + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档