面向存储器完整性验证的Cache设计-软件工程专业毕业论文.docxVIP

面向存储器完整性验证的Cache设计-软件工程专业毕业论文.docx

  1. 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
  2. 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载
  3. 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
  4. 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
  5. 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们
  6. 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
  7. 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
华中科技大学硕士学位论文 华 中 科 技 大 学 硕 士 学 位 论 文 Abstract Today, computer viruses are no longer just threats to X86-based platform, but rather gradually into the embedded systems, and anti-virus software as Rising installed on mobile phones is nothing new. However, the development of the virus in one day, while the corresponding anti-virus technology do not make any break through. Todays mobile phone virus is now emerging, but the anti-virus software to prevent 2 significant limitations: lag and taking the limited CPU resources. So now virus protection, hardware-based architecture is concerned by the world. This article will design the memory integrity verification mechanism which base on this concept. This article first discusses the principles of memory integrity verification, and preliminary design. Cache and AES-GCM is the core of the programs two major parts, and this is one of the work accomplished Cache design. Then researched the principle of the Cache, structure and parameters, and focuses on the various parameters on Cache Performance. This article is divided into two parts Cache were designed: the main part and interface part. Reason for this design is only part of the interface to modify the Cache IP can be transplanted to any system platform. For the main part of the design focuses on the parameter selection, the state machine design and PLRU replacement algorithm. Focused on the interface part of IPICs 3 bus standard transfer mode protocol and timing. Merge the 2 Parts of the Cache and complete the functional simulation. Finally, the Cache for the IP core developed into EDK project completion of a consolidated and FPGA, and system platforms in a real validation of their logic is correct or not. Verification results show that the completed design to the intended objectives. The main task is to not stop at Cache of the functional simulation, but also to develop a complete IP core,,can be added to the actual PowerPC platforms. Keywords : Information Security Memory

您可能关注的文档

文档评论(0)

131****9843 + 关注
实名认证
文档贡献者

该用户很懒,什么也没介绍

1亿VIP精品文档

相关文档