- 1、原创力文档(book118)网站文档一经付费(服务费),不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。。
- 2、本站所有内容均由合作方或网友上传,本站不对文档的完整性、权威性及其观点立场正确性做任何保证或承诺!文档内容仅供研究参考,付费前请自行鉴别。如您付费,意味着您自己接受本站规则且自行承担风险,本站不退款、不进行额外附加服务;查看《如何避免下载的几个坑》。如果您已付费下载过本站文档,您可以点击 这里二次下载。
- 3、如文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“版权申诉”(推荐),也可以打举报电话:400-050-0827(电话支持时间:9:00-18:30)。
- 4、该文档为VIP文档,如果想要下载,成为VIP会员后,下载免费。
- 5、成为VIP后,下载本文档将扣除1次下载权益。下载后,不支持退款、换文档。如有疑问请联系我们。
- 6、成为VIP后,您将拥有八大权益,权益包括:VIP文档下载权益、阅读免打扰、文档格式转换、高级专利检索、专属身份标志、高级客服、多端互通、版权登记。
- 7、VIP文档为合作方或网友上传,每下载1次, 网站将根据用户上传文档的质量评分、类型等,对文档贡献者给予高额补贴、流量扶持。如果你也想贡献VIP文档。上传文档
查看更多
编号:
时间:2021年x月x日
学海无涯
页码:第 PAGE 3页 共 NUMPAGES 13页
第
第 PAGE 1 页 共 NUMPAGES 1 页
FPGA可编程逻辑器件芯片XC2S150-6FG456I中文规格书
Spartan-6 FPGA Configuration User Guide UG380 (v2.11) March 22, 2019Chapter4
User Primitives
The configuration primitives described in this chapter are provided for users to access
FPGA configuration resources during or after FPGA configuration. For additional
information and instantiation templates, refer to UG615, Spartan-6 Libraries Guide for HDL
Designs.
BSCAN_SPARTAN6
JTAG is a standard four-pin interface: TCK, TMS, TDI, and TDO. Many applications are
built around this interface. The JTAG TAP controller is a dedicated state machine inside the
configuration logic. BSCAN_SPARTAN6 provides access between the JTAG TAP controller
and user logic in fabric. There are up to four instances of BSCAN_SPARTAN6 for each
device. Each instance of this design element can handle one JTAG USER instruction
(USER1 through USER4) as set with the JTAG_CHAIN attribute. To handle all four USER
instructions, four of these elements can be instantiated, and the JTAG_CHAIN attribute
must be set appropriately. Table4-1 lists the BSCAN_SPARTAN6 port descriptions.
Table 4-1:BSCAN_SPARTAN6 Port Descriptions
Signal Name Type Function
SEL Output Active-High interface selection output. SEL=1 when the JTAG
instruction register holds the corresponding (USER1, USER2,
USER3, or USER4) instruction. Change in Update_IR state. SEL
changes on the falling edge of TCK in the UPDATE_IR state of
the TAP controller.
RESET Output Active-High reset output. RESET=1 during the
TEST-LOGIC-RESET state, PROGRAM_B, or during
power-up. This signal is deasserted on the falling edge of TCK.
TDI Output Fed through directly from the FPGA TDI pin.
DRCK Output DRCK is the same as TCK in the Capture_DR and Shift_DR
states. If the interface is not selected by the instruction register,
DRCK remains High.
CAPTURE Output Active-High pulse indicating th
您可能关注的文档
- FPGA可编程逻辑器件芯片XC2S100E-7FTG256C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-4FG256I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-4FG256C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S1200E-4FGG320I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S100E-7FTG256I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-4FG456C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-4FG456I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-5CSG144C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-5CS144I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-5CSG144I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-6FG256I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-6CS144I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-6FGG256I中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-6FGG256C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150-6FGG456C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150E-6FG456C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150E-6FG676C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150E-6FGG456C中文规格书.doc
- FPGA可编程逻辑器件芯片XC2S150E-6FG456I中文规格书.doc
- G120变频器调试手册.doc
文档评论(0)